

# SCT2130Q

Rev.1.4

# 2.8V-6V Vin 3A Synchronous Step Down Convertor

### **FEATURES**

- Qualified for Automotive Applications
- AEC-Q100 Qualified with the Following Results:
   Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range
- Input Voltage Range: 2.8V-6V
- Up to 3A Continuous Output Current
- Low Shutdown Current: 0.7uA
- 0.6V±1.1% Feedback Reference Voltage
- 2.1MHz Switching Frequency
- Integrated  $25m\Omega$  High-Side and  $20m\Omega$  Low-Side Power MOSFETs
- Adjustable output voltage from 0.6V to 5V
- Active output discharge
- Programmable Soft Start Time
- Power Good Indicator
- Integrated Protection Feature
  - Cycle-by-cycle current limit
  - Under-voltage Lockout
  - HICCUP Over Current Protection
  - Thermal Shutdown Protection:160°C
- QFN-8L 1.5mm\*2mm Package
- Available in a Wettable Flank Package

# **APPLICATIONS**

- Automotive Infotainment
- Battery-Powered Devices
- Solid state driver

# **TYPICAL APPLICATION**



# 2.8V-6V, Synchronous Buck Converter

# DESCRIPTION

The SCT2130Q is a monolithic, step-down switchmode converter with built-in internal  $25m\Omega$  High-Side and  $20m\Omega$  Low-Side Power MOSFETs. The device achieves 3A of continuous output current from a 2.8V to 6V input voltage range, with excellent load and line regulation. The output voltage can be regulated to as low as 0.6V.

The SCT2130Q, adopting the constant-on time (COT) mode control provides fast transient response and eases loop stabilization, greatly simplifies the converter off-chip configuration.

The SCT2130Q features programmable soft-start time to avoid large inrush current and output voltage overshoot during startup. The SCT2130Q operates in Forced Continuous Conduction Mode (FCCM) to achieve low light load ripple. The switching frequency is fixed 2.1MHz.

It includes full protection features, such as cycle-bycycle current limit and hiccup over current protection, output under-voltage protection, input under-voltage lockout, and thermal shutdown.

The SCT2130Q requires a minimal number of external components and is available in a spacesaving QFN-8L 1.5mm\*2mm package with Wettable Flank.



# Efficiency, Vout=1.2V



### **REVISION HISTORY**

Revision 1.0: Release to production.

Revision 1.1: Update the accuracy range of VFB.

Revision 1.2: Update the upper limits for Iq, IsD, VFB, RHS, and RLS.

Revision 1.3: Update T<sub>J</sub> in RECOMMENDED OPERATING CONDITIONS.

Revision 1.4: Update DEVICE ORDER INFORMATION and the parameter of ILIMLS.

### **DEVICE ORDER INFORMATION**

| ORDERABLE    | PACKAGING   | STANDARD | PACKAGE | PINS | PACKAGE      |
|--------------|-------------|----------|---------|------|--------------|
| DEVICE       | TYPE        | PACK QTY | MARKING |      | DESCRIPTION  |
| SCT2130QFTAR | Tape & Reel | 3000     | 130Q    | 8    | FCQFN2x1.5-8 |

### **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature unless otherwise noted <sup>(1)</sup>

| DESCRIPTION                                  | MIN  | MAX | UNIT |
|----------------------------------------------|------|-----|------|
| VIN, EN, PG, SW, VOUT                        | -0.3 | 7   | V    |
| SS, FB                                       | -0.3 | 5.5 | V    |
| Operating junction temperature $T_{J}^{(2)}$ | -40  | 150 | ٥C   |
| Storage temperature TSTG                     | -65  | 150 | ٥C   |

# **PIN CONFIGURATION**



Top View: QFN-8L 1.5mm x 2mm, Plastic

(1) Stresses beyond those listed under Absolute Maximum Rating may cause device permanent damage. The device is not guaranteed to function outside of its Recommended Operation Conditions.

(2) The IC includes over temperature protection to protect the device during overload conditions. Junction temperature will exceed 150°C when over temperature protection is active. Continuous operation above the specified maximum operating junction temperature will reduce lifetime.

# **PIN FUNCTIONS**

| NAME | NO. | PIN FUNCTION                                                                                                                                                                                  |
|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PG   | 1   | Power-good indicator. An open-drain output which goes low if FB is below the under voltage threshold. Connect a pullup resistor to the system voltage rail.                                   |
| VIN  | 2   | Power supply input pin.                                                                                                                                                                       |
| SW   | 3   | Switch output. SW is driven up to VIN through the high-side power MOSFET during on-time.<br>The inductor current drives SW to negative voltage through low-side power MOSFET during off-time. |
| GND  | 4   | Ground pin.                                                                                                                                                                                   |
| EN   | 5   | Enable logic input. Connect high to enable device.                                                                                                                                            |
| SS   | 6   | Soft-start time programming pin. An external capacitor and an internal current source set the ramp rate of the internal error amplifier reference during soft start.                          |
| VOUT | 7   | Output Pin.                                                                                                                                                                                   |
| FB   | 8   | Inverting input of the error amplifier. Connect a voltage divider from the output to this pin to set output voltage.                                                                          |



### **RECOMMENDED OPERATING CONDITIONS**

Over operating free-air temperature range unless otherwise noted

| PARAMETER | DEFINITION                     | MIN | MAX | UNIT |
|-----------|--------------------------------|-----|-----|------|
| VIN       | Input voltage range            | 2.8 | 6   | V    |
| Vout      | Output voltage range           | 0.6 | 5   | V    |
| TJ        | Operating junction temperature | -40 | 150 | °C   |

#### **ESD RATINGS**

| PARAMETER | DEFINITION                                                                                       | MIN | МАХ | UNIT |
|-----------|--------------------------------------------------------------------------------------------------|-----|-----|------|
|           | Human Body Model (HBM), per ANSI-JEDEC-JS-001-<br>2014 specification, all pins <sup>(1)</sup>    | -3  | +3  | kV   |
| Vesd      | Charged Device Model (CDM), per ANSI-JEDEC-JS-002-<br>2014specification, all pins <sup>(1)</sup> | -1  | +1  | kV   |

(1) HBM and CDM stressing are done in accordance with the ANSI/ESDA/JEDEC JS-001-2014 specification.

### **THERMAL INFORMATION**

| PARAMETER        | THERMAL METRIC                                              | QFN-8L | UNIT |
|------------------|-------------------------------------------------------------|--------|------|
| Reja             | Junction to ambient thermal resistance <sup>(1)</sup>       | 90.5   |      |
| $\Psi_{JT}$      | Junction-to-top characterization parameter                  | 5.77   |      |
| $\Psi_{JB}$      | Junction-to-board characterization parameter <sup>(1)</sup> | 10.7   | °C/W |
| ReJCtop          | Junction to case thermal resistance <sup>(1)</sup>          | 124.4  |      |
| R <sub>θJB</sub> | Junction-to-board thermal resistance <sup>(1)</sup>         | 10.9   |      |

(1) SCT provides  $R_{\theta JA}$  and  $R_{\theta JC}$  numbers only as reference to estimate junction temperatures of the devices.  $R_{\theta JA}$  and  $R_{\theta JC}$  are not a characteristic of package itself, but of many other system level characteristics such as the design and layout of the printed circuit board (PCB) on which the SCT2130Q is mounted, thermal pad size, and external environmental factors. The PCB board is a heat sink that is soldered to the leads and thermal pad of the SCT2130Q. Changing the design or configuration of the PCB board changes the efficiency of the heat sink and therefore the actual  $R_{\theta JA}$  and  $R_{\theta JC}$ .



### **ELECTRICAL CHARACTERISTICS**

V<sub>IN</sub>=5V, T<sub>J</sub>=-40°C~125°C, typical values are tested under 25°C.

| SYMBOL                   | PARAMETER                                       | TEST CONDITION                             | MIN   | TYP  | MAX   | UNIT |
|--------------------------|-------------------------------------------------|--------------------------------------------|-------|------|-------|------|
| Power Supply             | and Output                                      |                                            | •     |      |       |      |
| Vin                      | Operating input voltage                         |                                            | 2.8   |      | 6     | V    |
| Variante                 | Input UVLO                                      | V <sub>IN</sub> rising                     |       | 2.7  |       | V    |
| Vin_uvlo                 | Hysteresis                                      |                                            |       | 175  |       | mV   |
| Isd                      | Shutdown current                                |                                            |       | 0.7  | 3     | uA   |
| lα                       | Quiescent current from VIN                      | no load, no switching                      |       | 1000 | 1400  | uA   |
| \/                       |                                                 | Tj=25°C                                    | 0.593 | 0.6  | 0.607 | V    |
| V <sub>FB</sub>          | Reference voltage of FB                         | Tj=-40℃~125℃                               | 0.591 |      | 0.607 | V    |
| I <sub>FB</sub>          | FB pin leakage current                          |                                            |       |      | 100   | nA   |
| Vuvp                     | Undervoltage protection of<br>reference voltage |                                            |       | 433  |       | mV   |
| Power switch             |                                                 |                                            |       |      |       |      |
| R <sub>HS</sub>          | High-side switch on resistance                  |                                            |       | 25   | 48    | mΩ   |
| RLS                      | Low-side switch on resistance                   |                                            |       | 20   | 38    | mΩ   |
| ILIM <sub>HS</sub>       | High-side peak current limit                    |                                            | 3.8   | 4.5  | 5.2   | A    |
|                          | Low-side valley current limit                   |                                            | 3.05  | 3.5  |       | A    |
| <b>Soft start</b><br>Iss | Soft-start Current                              |                                            |       | 3    |       | uA   |
| Rss                      | SS pull down resistance                         |                                            |       | 85   |       | Ω    |
| EN & PG                  |                                                 |                                            |       | 00   |       | 32   |
| Venh                     | High-level Threshold voltage                    |                                            | 1.2   |      |       | V    |
| V <sub>ENL</sub>         | Low- level Threshold voltage                    |                                            |       |      | 0.4   | V    |
| Ren                      | EN Pull down resistance                         |                                            |       | 2    |       | MΩ   |
| R <sub>DIS</sub>         | Output Discharge resistance                     |                                            |       | 80   |       | Ω    |
|                          | Power Good Lower Threshold                      | FB rinsing (Reference to V <sub>FB</sub> ) |       | 95   |       | %    |
| Vpgtl                    | voltage                                         | FB falling (Reference to VFB)              |       | 90   |       | %    |
| . ,                      | Power Good Upper Threshold                      | FB rinsing (Reference to V <sub>FB</sub> ) |       | 110  |       | %    |
| Vpgth                    | voltage                                         | FB falling (Reference to V <sub>FB</sub> ) |       | 105  |       | %    |
| Vpgtl                    | Power Good Logic Low Level<br>Voltage           | IPG=-1mA                                   |       |      | 0.4   | V    |
| T <sub>PGD</sub>         | Power Good Delay                                |                                            |       | 80   |       | uS   |
| Switching Free           | quency                                          |                                            |       |      |       |      |
| Fsw                      | Switching frequency                             | Vin=5V,Vout=1.8V,CCM                       |       | 2.1  |       | MHz  |
| ton_min                  | Minimum on-time                                 |                                            |       | 80   |       | ns   |
| toff_min                 | Minimum off-time                                |                                            |       | 100  |       | ns   |
| Protection               |                                                 |                                            |       |      |       |      |
|                          | Thermal shutdown threshold                      |                                            |       | 160  |       | °C   |
| Tsd                      | Hysteresis                                      |                                            |       | 20   |       | °C   |



# **TYPICAL CHARACTERISTICS**



5

# FUNCTIONAL BLOCK DIAGRAM







# **OPERATION**

#### Overview

The SCT2130Q is a 2.8V-6V input, 3A output, synchronous buck converter with built-in  $25m\Omega$  Rdson high-side and  $20m\Omega$  Rdson low-side power MOSFETs. It implements constant on time control to regulate output voltage, providing excellent line and load transient response, and internal error amplifier integrated improve the line and load regulation.

The switching frequency is fixed 2.1MHz. The SCT2130Q features programmable soft start time to avoid large inrush current and output voltage overshoot during startup. The device also supports monolithic startup with prebiased output condition. The SCT2130Q operates in Forced Continuous Conduction Mode (FCCM) to achieve low light load ripple. The quiescent current is typically 1000uA under no load and no switching.

The SCT2130Q full protection features include the input under-voltage lockout, over current protection with cycleby-cycle current limiting and hiccup mode, output hard short protection and thermal shutdown protection.

#### **Constant On-time Control**

Constant on-time (COT) control is employed to provide fast transient response and easy loop stabilization. At the beginning of each cycle, the high-side MOSFET is turned on for a fixed one shot time ON-time period. The one shot time is calculated by the converter's input voltage (VIN) and the output voltage (VOUT) cycle-by-cycle based to maintain a pseudo-fixed frequency over the input voltage range. SCT2130Q turns off high-side MOSFET after the fixed-on time and turns on the low-side MOSFET. SCT2130Q turns off the low-side MOSFET once the output voltage dropped below the output regulation, the one-shot timer then reset and the high-side MOSFET is turned on again. The on-time is inversely proportional to the input voltage and proportional to the output voltage. It can be calculated using the following Equation 1:

$$t_{\rm ON} = \frac{V_{\rm OUT}}{V_{\rm IN} \times f_S} \tag{1}$$

Where:

- VOUT is the output voltage.
- VIN is the input voltage.
- fs is the switching frequency.

After an ON-time period, the regulator goes into the OFF-time period. The OFF-time period length depends on VFB in most cases. It will end when the FB voltage decreases below 0.6V, at which point the ON-time period is triggered. If the OFF-time period is less than the minimum OFF time, the minimum OFF time will be applied, which is around 100ns typical.

#### Under Voltage Lockout UVLO

The SCT2130Q Under Voltage Lock Out (UVLO) default startup threshold is typical 2.7V with VIN rising and shutdown threshold is 2.525V with VIN falling.

#### Enable (EN) and VOUT discharge

EN is a digital control pin that can turn the regulator on and off. When EN is pulled below the falling threshold voltage (0.4V), the chip shuts down. Force EN above its rising threshold voltage (1.2V) to turn the part on. Leave EN floating or pull it down to ground to disable the SCT2130Q. There is an internal 2M $\Omega$  resistor connected from the EN pin to ground.



When the device is disabled, the part automatically goes into output discharge mode, and its internal discharge MOSFET in VOUT pin provides a discharge path for the output capacitor.

#### **Output Voltage**

The SCT2130Q regulates the internal reference voltage at 0.6V. The output voltage is set by a resistor divider from the output node to the FB pin. It is recommended to use 1% tolerance or better resistors. Use Equation 2 to calculate resistance of resistor dividers. To improve efficiency at light loads, larger value resistors are recommended. However, if the values are too high, the regulator will be more susceptible to noise affecting output voltage accuracy.

$$R_{FB\_TOP} = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) * R_{FB\_BOT}$$
<sup>(2)</sup>

Where:

- RFB\_TOP is the resistor connecting the output to the FB pin.
- R<sub>FB\_BOT</sub> is the resistor connecting the FB pin to the ground.

#### Soft Start (SS)

The SCT2130Q has an external soft start (SS) pin that ramps up the output voltage at a controlled slew rate to avoid overshoot at startup. The SS pin's charge current is typically  $3\mu$ A. The soft-start time (tss) is determined by the SS capacitor. tss can be calculated with Equation 3:

$$t_{ss}(mS) = \frac{C_{SS}(nF) * 0.6(V)}{Iss(uA)}$$
(3)

Where:

- Css is the external SS capacitor.
- Iss is the internal 3µA SS charge current.

The minimum SS capacitor is recommended to be 1nF.

#### **Over Current Protection (OCP) and Hiccup Mode**

In each switching cycle, the inductor current is sensed by monitoring the high-side MOSFET during the ON period and the low-side MOSFET during the OFF period. When the inductor current (IL) reaches the high-side MOSFET peak current limit (typically 4.5A) during the ON period, the high-side MOSFET is forced off immediately to prevent the current from rising further. Then the low-side MOSFET turns on and stays on until IL drops below the low-side MOSFET valley current limit (typically 3.5A). If output loading continues to increase, output will drop below the V<sub>UVP</sub>, and SS pin is discharged such that output is 0V. Then the device will count for 7 cycles of soft-start time for hiccup waiting time and restart normally after 7 cycles' soft-start period. If overload or hard short condition still exists during soft-start and make FB voltage lower than V<sub>UVP</sub>, the device enters into turning-off mode again. When overload or hard short condition is removed, the device automatically recovers to enters normal regulating operation.

#### **Power Good Indicator**

The SCT2130Q has one power good (PG) output to indicate normal operation after the soft-start time. PG is the open drain of an internal MOSFET, which has a maximum RDS(ON) below 200 $\Omega$ . PG can be connected to VIN or an external voltage source through an external a resistor (e.g., 100k $\Omega$ ). After the input voltage is applied, the MOSFET turns on, and PG is pulled to GND before soft start is ready. After V<sub>FB</sub> reaches 95% of V<sub>REF</sub>, PG is pulled high by the external voltage source with 80us delay. When V<sub>FB</sub> drops to 90% or rises to 110% of V<sub>REF</sub>, the PG

voltage is pulled to GND to indicate an output failure. If VIN and EN are not available, and PG is pulled up by an external power supply, PG will self-bias and assert. If a  $100k\Omega$  pull-up resistor is used, the voltage on the pin is below 0.4V.

#### **Thermal Shutdown**

Once the junction temperature in the SCT2130Q exceeds 160°C, the thermal sensing circuit stops converter switching and restarts with the junction temperature falling below 140°C. Thermal shutdown prevents the damage on device during excessive heat and power dissipation condition.



# **APPLICATION INFORMATION**

#### **Typical Application**



Figure 8. SCT2130Q Design Example, 1.2V Output

| Design Parameters                         | Example Value        |  |  |  |
|-------------------------------------------|----------------------|--|--|--|
| Input Voltage                             | 5V Normal 2.8V to 6V |  |  |  |
| Output Voltage                            | 1.2V                 |  |  |  |
| Maximum Output Current                    | 3A                   |  |  |  |
| Switching Frequency                       | 2.1MHz               |  |  |  |
| Output voltage ripple (peak to peak)      | 2mV                  |  |  |  |
| Transient Response 0.3A to 2.7A load step | ∆Vout =140mV         |  |  |  |



#### **Output Voltage**

The output voltage is set by an external resistor divider R1 and R2 in typical application schematic. Recommended R2 resistance is  $10.2K\Omega$ . Use Equation 4 to calculate R1.

$$R_1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) * R_2 \tag{4}$$

| where: |  |
|--------|--|
|--------|--|

•  $V_{\text{REF}}$  is the feedback reference voltage, typical 0.6V

#### **Inductor Selection**

There are several factors should be considered in selecting inductor such as inductance, saturation current, the RMS current and DC resistance (DCR). Larger inductance results in less inductor current ripple and therefore leads to lower output voltage ripple. However, the larger value inductor always corresponds to a bigger physical size, higher series resistance, and lower saturation current. A good rule for determining the inductance to use is to allow the inductor peak-to-peak ripple current to be approximately 10%~40% of the maximum output current.

The peak-to-peak ripple current in the inductor ILPP can be calculated as in Equation 5.

$$I_{LPP} = \frac{V_{OUT} * (V_{IN} - V_{OUT})}{V_{IN} * L * f_{SW}}$$
(5)

Where:

- I<sub>LPP</sub> is the inductor peak-to-peak current.
- L is the inductance of inductor.
- fsw is the switching frequency.
- VOUT is the output voltage.
- V<sub>IN</sub> is the input voltage.

Since the inductor-current ripple increases with the input voltage, so the maximum input voltage in application is always used to calculate the minimum inductance required. Use Equation 6 to calculate the inductance value.

$$L_{MIN} = \frac{V_{OUT}}{f_{SW} * LIR * I_{OUT(max)}} * (1 - \frac{V_{OUT}}{V_{IN(max)}})$$
(6)

Where:

- L<sub>MIN</sub> is the minimum inductance required.
- f<sub>sw</sub> is the switching frequency.
- VOUT is the output voltage.
- V<sub>IN(max)</sub> is the maximum input voltage.
- IOUT(max) is the maximum DC load current.
- LIR is coefficient of I<sub>LPP</sub> to I<sub>OUT</sub>.

The total current flowing through the inductor is the inductor ripple current plus the output current. When selecting an inductor, choose its rated current especially the saturation current larger than its peak operation current and RMS current also not be exceeded. Therefore, the peak switching current of inductor, I<sub>LPEAK</sub> and I<sub>LRMS</sub> can be calculated as in Equation 7 and Equation 8.



| (Room remperature) |                |                |  |  |
|--------------------|----------------|----------------|--|--|
| Vout               | R <sub>1</sub> | R <sub>2</sub> |  |  |
| 1.2 V              | 10.2 KΩ        | 10.2 KΩ        |  |  |
| 1.8 V              | 20 ΚΩ          | 10.2 KΩ        |  |  |
| 3.3 V              | 46.5 KΩ        | 10.2 KΩ        |  |  |

 Table 1. R1, R2Value for Common Output Voltage
 (Room Temperature)

$$I_{LPEAK} = I_{OUT} + \frac{I_{LPP}}{2}$$

$$I_{LRMS} = \sqrt{(I_{OUT})^2 + \frac{1}{12} * (I_{LPP})^2}$$
(8)

Where:

- I<sub>LPEAK</sub> is the inductor peak current.
- IOUT is the DC load current.
- I<sub>LPP</sub> is the inductor peak-to-peak current.
- ILRMS is the inductor RMS current.

In overloading or load transient conditions, the inductor peak current can increase up to the switch current limit of the device which is typically 4.5A. The most conservative approach is to choose an inductor with a saturation current rating greater than 4.5A. Because of the maximum  $I_{LPEAK}$  limited by device, the maximum output current that the SCT2130Q can deliver also depends on the inductor current ripple. Thus, the maximum desired output current also affects the selection of inductance. The smaller inductor results in larger inductor current ripple leading to a lower maximum output current.

#### **Input Capacitor Selection**

The input current to the step-down DCDC converter is discontinuous, therefore it requires a capacitor to supply the AC current to the step-down DCDC converter while maintaining the DC input voltage. Use capacitors with low ESR for better performance. Ceramic capacitors with X5R or X7R dielectrics are usually suggested because of their low ESR and small temperature coefficients, and it is strongly recommended to use another lower value capacitor (e.g., 0.1uF) with small package size (0603) to filter high frequency switching noise. Place the small size capacitor as close to VIN and GND pins as possible.

The voltage rating of the input capacitor must be greater than the maximum input voltage. And the capacitor must also have a ripple current rating greater than the maximum input current ripple. The RMS current in the input capacitor can be calculated using Equation 9.

$$I_{CINRMS} = I_{OUT} * \sqrt{\frac{V_{OUT}}{V_{IN}}} * (1 - \frac{V_{OUT}}{V_{IN}})$$
(9)

The worst case condition occurs at  $V_{IN}=2^*V_{OUT}$ , where:

$$I_{\text{CINRMS}} = 0.5 * I_{\text{OUT}}$$
(10)

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

When selecting ceramic capacitors, it needs to consider the effective value of a capacitor decreasing as the DC bias voltage across a capacitor increasing.

The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 11 and the maximum input voltage ripple occurs at 50% duty cycle.

$$\Delta V_{\rm IN} = \frac{I_{\rm OUT}}{f_{\rm SW} * C_{\rm IN}} * \frac{V_{\rm OUT}}{V_{\rm IN}} * (1 - \frac{V_{\rm OUT}}{V_{\rm IN}})$$
(11)

For this example,  $10\mu$ F, X7R ceramic capacitors rated for 16 V in parallel are used. And a 0.1  $\mu$ F for high-frequency filtering capacitor is placed as close as possible to the device pins.

#### **Output Capacitor Selection**

The selection of output capacitor will affect output voltage ripple in steady state and load transient performance.

The output ripple is essentially composed of two parts. One is caused by the inductor current ripple going through the Equivalent Series Resistance ESR of the output capacitors and the other is caused by the inductor current ripple charging and discharging the output capacitors. To achieve small output voltage ripple, choose a low-ESR output capacitor like ceramic capacitor. For ceramic capacitors, the capacitance dominates the output ripple. For simplification, the output voltage ripple can be estimated by Equation 12 desired.

$$\Delta V_{OUT} = \frac{V_{OUT} * (V_{IN} - V_{OUT})}{8 * f_{SW}^2 * L * C_{OUT} * V_{IN}}$$

(12)

Where:

- $\Delta V_{OUT}$  is the output voltage ripple.
- fsw is the switching frequency.
- L is the inductance of inductor.
- COUT is the output capacitance.
- V<sub>OUT</sub> is the output voltage.
- V<sub>IN</sub> is the input voltage.

Due to capacitor's degrading under DC bias, the bias voltage can significantly reduce capacitance. Ceramic capacitors can lose most of their capacitance at rated voltage. Therefore, leave margin on the voltage rating to ensure adequate effective capacitance. Typically, two  $10\mu$ F ceramic output capacitors work for most applications.

| Vout | L1  | COUT | R1    | R2    | C6     |
|------|-----|------|-------|-------|--------|
| 1.2V | 1uH | 20uF | 10.2K | 10.2K | option |
| 1.8V | 1uH | 20uF | 20K   | 10.2K | option |

#### Table 2: Component List with Typical Output Voltage BOM list



#### **Application Waveforms**

VIN=5V, VOUT=1.2V, unless otherwise noted



Figure 14. Over Current Release (hard short to 1A)



### **Application Waveforms**



Figure 20. Thermal, VIN=5V, VOUT=1.2V, ILOAD=3A

15



#### Layout Guideline

Proper PCB layout is a critical for SCT2130Q's stable and efficient operation. The traces conducting fast switching currents or voltages are easy to interact with stray inductance and parasitic capacitance to generate noise and degrade performance. For better results, follow these guidelines as below:

1. Power grounding scheme is very critical because of carrying power, thermal, and glitch/bouncing noise associated with clock frequency. The thumb of rule is to make ground trace lowest impendence and power are distributed evenly on PCB. Sufficiently placing ground area will optimize thermal and not causing over heat area.

2. Place a low ESR ceramic capacitor as close to VIN pin and the ground as possible to reduce parasitic effect.

3. For operation at full rated load, the top side ground area must provide adequate heat dissipating area. Make sure top switching loop with power have lower impendence of grounding.

4. The bottom layer is a large ground plane connected to the ground plane on top layer by vias. The power pad should be connected to bottom PCB ground planes using multiple vias directly under the IC. The center thermal pad should always be soldered to the board for mechanical strength and reliability, using multiple thermal vias underneath the thermal pad. Improper soldering thermal pad to ground plate on PCB will cause SW higher ringing and overshoot besides downgrading thermal performance. It is recommended 8mil diameter drill holes of thermal vias, but a smaller via offers less risk of solder volume loss. On applications where solder volume loss thru the vias is of concern, plugging or tenting can be used to achieve a repeatable process.

5. Output inductor should be placed close to the SW pin. The area of the PCB conductor minimized to prevent excessive capacitive coupling.



6. Route BST capacitor trace on the bottom layer to provide wide path for topside ground.

Figure 21. PCB Layout Example



# **PACKAGE INFORMATION**



TOP VIEW



SIDE VIEW





SECTION A-A



#### RECOMMENDED LAND PATTERN

#### NOTE:

 THE LEAD SIDE IS WETTABLE.
 ALL DIMENSIONS ARE IN MILLIMETERS.
 LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
 JEDEC REFERENCE IS MO-220.
 DRAWING IS NOT TO SCALE.



# **TAPE AND REEL INFORMATION**



**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee the third party Intellectual Property rights are not infringed upon when integrating Silicon Content Technology (SCT) products into any application. SCT will not assume any legal responsibility for any said applications.

